DocumentCode :
2980180
Title :
Reducing short channel effects in dual gate SOI-MOSFETs with a drain dependent gate bias
Author :
Parashkoh, Mohsen Khani ; Hosseini, Seyed Ebrahim ; Kazerouni, Iman Abaspur
Author_Institution :
Eng. Fac., Sabzevar Tarbiat Moallem Univ., Sabzevar, Iran
fYear :
2010
fDate :
11-13 May 2010
Firstpage :
372
Lastpage :
376
Abstract :
In this paper we propose a new dual gate SOI-MOSFET in order to reduce short-channel effects (SCEs). In the proposed structure, the bias of the second gate which is near the drain is dependent on the drain voltage. To investigate transistor characteristics, a two-dimensional (2-D) analytical model for the surface potential variation along the channel is developed. A comparison between our structure and the single-gate (SG) SOI MOSFET demonstrates that short channel effects like, hot carriers effect and the drain induced barrier lowering (DIBL) are reduced considerably in the proposed structure.
Keywords :
Analytical models; Dielectrics; Electric variables; Hot carrier effects; Hot carriers; MOSFET circuits; Silicon devices; Thin film devices; Threshold voltage; Voltage control; Drain dependent gate voltage; drain induced barrier lowering (DIBL); hot carriers; short-channel effects (SCEs);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Engineering (ICEE), 2010 18th Iranian Conference on
Conference_Location :
Isfahan, Iran
Print_ISBN :
978-1-4244-6760-0
Type :
conf
DOI :
10.1109/IRANIANCEE.2010.5507042
Filename :
5507042
Link To Document :
بازگشت