Title :
Resynthesis of multi-level circuits under tight constraints using symbolic optimization
Author :
Kravets, Victor N. ; Sakallah, Karem A.
Author_Institution :
IBM T. J. Watson Res. Center, Yorktown Heights, NY, USA
Abstract :
We apply recently introduced constructive multi-level synthesis in the resynthesis loop, targeting convergence of industrial designs. The incremental ability of the resynthesis approach allows more predictable circuit implementations while allowing their aggressive optimization. The approach is based on a very general symbolic decomposition template for logic synthesis that uses information-theoretical properties of a function to infer its decomposition patterns (rather than more conventional measures such as literal counts). Using this template the decomposition is done in a Boolean domain unrestricted by the representation of a function, enabling superior implementation choices driven by additional technological constraints. The symbolic optimization is applied in resynthesis of industrial circuits which have tight timing constraints yielding their much improved timing properties.
Keywords :
Boolean functions; circuit CAD; circuit optimisation; constraint handling; convergence; integrated circuit design; logic CAD; symbol manipulation; timing; Boolean domain decomposition; circuit implementation predictability; constructive multi-level circuit resynthesis; decomposition pattern inference; design convergence; function information-theoretical properties; function representation; literal counts; logic synthesis symbolic decomposition template; resynthesis design loops; symbolic optimization resynthesis; tight resynthesis constraints; timing constraints; Circuit synthesis; Constraint optimization; Convergence; Design methodology; Design optimization; Libraries; Logic; Position measurement; Space technology; Timing;
Conference_Titel :
Computer Aided Design, 2002. ICCAD 2002. IEEE/ACM International Conference on
Print_ISBN :
0-7803-7607-2
DOI :
10.1109/ICCAD.2002.1167606