Title :
Free space management for cut-based placement [IC layout]
Author :
Alpert, Charles J. ; Gi-Joon Nam ; Villarrubia, Paul G.
Author_Institution :
IBM Corp., Austin, TX, USA
Abstract :
IP blocks and large macro cells are increasingly prevalent in physical design, actually causing an increase in the available free space for the dust logic. We observe that top-down placement, based on recursive bisection with multilevel partitioning, performs poorly on these porous designs. However, analytic solvers have the ability to find the natural distribution of cells in the layout. Consequently, we propose an enhancement to cut-based placement called analytic constraint generation (ACG). ACG utilizes an analytic engine to set constraints for the multi-level partitioner. We show that for real industry designs, ACG significantly improves the performance of cut-based placement, as implemented within a state-of-the-art industrial placer.
Keywords :
circuit layout CAD; circuit optimisation; industrial property; integrated circuit layout; integrated circuit modelling; logic CAD; logic partitioning; ACG analytic engine; IP blocks; analytic constraint generation; analytic solvers; available free space; cut-based placement free space management; dust logic; large macro cells; layout cell distribution; multi-level partitioner constraint setting; multilevel partitioning; recursive bisection based top-down placement; Algorithm design and analysis; Annealing; Disaster management; Engines; Iterative algorithms; Law; Legal factors; Logic design; Partitioning algorithms; Timing;
Conference_Titel :
Computer Aided Design, 2002. ICCAD 2002. IEEE/ACM International Conference on
Print_ISBN :
0-7803-7607-2
DOI :
10.1109/ICCAD.2002.1167615