DocumentCode :
2981177
Title :
System level virtual prototyping of DSP ASICs using grammar based approach
Author :
Hemani, Ahmed ; Öberg, Johnny ; Deb, Abhijit Kumar ; Lindqvist, Dan ; Fjellborg, Björn
Author_Institution :
Dept. of Electron., KTH, Kista, Sweden
fYear :
1999
fDate :
36342
Firstpage :
166
Lastpage :
171
Abstract :
DSP systems are often modeled using functional and bit-true level simulators, where it is not possible to validate the system level timing, control and configuration (SLTCC) of the product. In this paper, we present a methodology that adds SLTCC specified in grammar to functional models to create a rate true system level virtual prototype. The methodology is illustrated and benefits are quantified using two realistic examples
Keywords :
application specific integrated circuits; computational complexity; digital signal processing chips; software prototyping; timing; DSP ASICs; bit-true level simulators; control and configuration; grammar based approach; system level timing; system level virtual prototype; system level virtual prototyping; Application specific integrated circuits; Control system synthesis; Digital signal processing; Electrostatic discharge; Hardware design languages; MATLAB; Mathematical model; Prototypes; Timing; Virtual prototyping;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Rapid System Prototyping, 1999. IEEE International Workshop on
Conference_Location :
Clearwater, FL
Print_ISBN :
0-7695-0246-6
Type :
conf
DOI :
10.1109/IWRSP.1999.779048
Filename :
779048
Link To Document :
بازگشت