Title :
An FPGA Implementation of Hierarchical Motion Estimation for Embedded Object Tracking
Author :
McErlean, Michael
Author_Institution :
Inst. for Syst. Level Integration, Livingston, NJ
Abstract :
This paper presents the hardware implementation of an algorithm developed to provide automatic motion detection and object tracking functionality embedded within intelligent CCTV systems. The implementation is targeted at an Altera Stratix FPGA making full use of the dedicated DSP resource. The Altera Nios embedded processor provides a platform for the tracking control loop and generic pan tilt zoom camera interface. This paper details the explicit functional stages of the algorithm that lend themselves to an optimised pipelined hardware implementation. This implementation provides maximum data throughput, providing real-time operation of the described algorithm, and enables a moving camera to track a moving object in real time
Keywords :
cameras; closed circuit television; field programmable gate arrays; motion estimation; object detection; pipeline processing; target tracking; Altera Nios embedded processor; Altera Stratix FPGA; DSP; automatic motion detection; embedded object tracking; generic pan tilt zoom camera interface; hierarchical motion estimation; intelligent CCTV systems; maximum data throughput; pipelined hardware; tracking control loop; Automatic control; Cameras; Digital signal processing; Field programmable gate arrays; Hardware; Intelligent systems; Motion detection; Motion estimation; Target tracking; Tracking loops; CCTV; DSP; FPGA; Motion Detection; Motion Estimation; Object Tracking; Phase Correlation; Wavelet Decomposition;
Conference_Titel :
Signal Processing and Information Technology, 2006 IEEE International Symposium on
Conference_Location :
Vancouver, BC
Print_ISBN :
0-7803-9753-3
Electronic_ISBN :
0-7803-9754-1
DOI :
10.1109/ISSPIT.2006.270805