DocumentCode :
2983460
Title :
Exploitation of periodicity in logic simulation of synchronous circuits
Author :
Razdan, R. ; Bischoff, G. ; Ulrich, E.
Author_Institution :
Digital Equipment Corp., Hudson, MA, USA
fYear :
1990
fDate :
11-15 Nov. 1990
Firstpage :
62
Lastpage :
65
Abstract :
An overwhelming majority of logic designers use synchronous logic design techniques to manage the complexity of their designs and rely on logic simulation techniques for design verification. Yet, logic simulators do not take advantage of the higher abstraction level provided by synchronous logic design techniques to improve their performance. A general technique is presented which takes advantage of the high degree of periodicity common in synchronous logic designs. It is shown that a performance improvement of at least 200% occurs when these techniques are applied within the COSMOS. simulation system to simulate large digital systems.<>
Keywords :
logic CAD; logic circuits; COSMOS; design verification; large digital systems; logic designers; logic simulation; performance; periodicity; synchronous circuits; synchronous logic design; Circuit simulation; Clocks; Costs; Hardware; Latches; Logic arrays; Logic circuits; Logic design; Synchronization; Time to market;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1990. ICCAD-90. Digest of Technical Papers., 1990 IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-2055-2
Type :
conf
DOI :
10.1109/ICCAD.1990.129841
Filename :
129841
Link To Document :
بازگشت