Title :
Tag compression for low power in instruction caches
Author :
Yang, Ming ; Yu, Lixin
Author_Institution :
Beijing Microelectron. Tech. Instn., Beijing
Abstract :
As power consumption of the cache memory in modern processor designs tends to dominate, measures must be taken to keep it under control. This paper introduces an approach for reducing instruction cache power based on the operation of the Tag Compression Registers added in the cache system. The power savings show that, when the size of the Tag Compression Registers is properly fixed, the average saving on the power consumption of the instruction cache could be up to 64% compared with the traditional instruction cache structure.
Keywords :
cache storage; low-power electronics; power aware computing; cache memory; instruction cache power; instruction caches; modern processor designs; power consumption; tag compression registers; Cache memory; Circuits; Energy consumption; Energy dissipation; Logic; Microelectronics; Microprocessors; Power measurement; Process design; Registers;
Conference_Titel :
Electron Devices and Solid-State Circuits, 2007. EDSSC 2007. IEEE Conference on
Conference_Location :
Tainan
Print_ISBN :
978-1-4244-0637-1
Electronic_ISBN :
978-1-4244-0637-1
DOI :
10.1109/EDSSC.2007.4450256