DocumentCode :
2984085
Title :
An embedded DRAM hybrid macro with auto signal management and enhanced-on-chip tester
Author :
Watanabe, N. ; Morishita, F. ; Taito, Y. ; Yamazaki, A. ; Tanizaki, T. ; Dosaka, K. ; Morooka, Y. ; Igaue, F. ; Furue, K. ; Nagura, Y. ; Komoike, T. ; Morihara, T. ; Hachisuka, A. ; Arimoto, K. ; Ozaki, H.
Author_Institution :
Mitsubishi Electr. Corp., Hyogo, Japan
fYear :
2001
fDate :
7-7 Feb. 2001
Firstpage :
388
Lastpage :
389
Abstract :
Embedded DRAM (eDRAM) macros have been proposed as away to achieve the low power and wide bandwidth required by graphic controllers, network systems, and mobile systems. Currently, these applications require a reduction of design turn-around time (TAT) for the various specifications, as well as lower-voltage operation. Conventional eDRAM is generated by placement of hardware macros that are designed beforehand. The hardware macro restricts eDRAM specifications, and many hardware macros are necessary to support the demands of different customers. An eDRAM architecture that provides only the interface component as a software macro, i.e., hardware description language (HDL), has been recently reported. However, in this architecture, adjusting of control signal delays and differing control circuits are necessary for each memory configuration. The architecture reported here provides reduction of design TAT, more than 120 k eDRAM configurations, 1.2 V (100 MHz) to 1.8 V (200 MHz) operation, and a flexible interface. In addition, an enhanced on-chip tester tests the various eDRAM macros, reducing test time to 1/64 with a simultaneous 512 b I/O pass/failjudgment, and performs repair analysis at speed testing conditions.
Keywords :
DRAM chips; high-speed integrated circuits; integrated circuit testing; low-power electronics; random-access storage; 1.2 to 1.8 V; 100 to 200 MHz; 120 kbit; auto signal management; design turn-around time reduction; embedded DRAM hybrid macro; onchip tester; repair analysis; Bandwidth; Circuit testing; Computer architecture; Control systems; Delay; Graphics; Hardware design languages; Performance evaluation; Power system management; Random access memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2001. Digest of Technical Papers. ISSCC. 2001 IEEE International
Conference_Location :
San Francisco, CA, USA
ISSN :
0193-6530
Print_ISBN :
0-7803-6608-5
Type :
conf
DOI :
10.1109/ISSCC.2001.912686
Filename :
912686
Link To Document :
بازگشت