DocumentCode :
2984108
Title :
A low jitter 125-1250 MHz process independent 0.18 /spl mu/m CMOS PLL based on a sample-reset loop filter
Author :
Maxim, A. ; Scott, B. ; Schneider, E. ; Hagge, M. ; Chacko, S. ; Stiurca, D.
Author_Institution :
Crystal-Cirrus Logic Inc., Austin, TX, USA
fYear :
2001
fDate :
7-7 Feb. 2001
Firstpage :
394
Lastpage :
395
Abstract :
This low-jitter high-resolution ripple-pole-less process-independent 0.18/spl mu/m CMOS PLL is based on a sample-reset loop filter technique. The key feature of this architecture is elimination of phase detector frequency spurs due to the ICO control current spikes during input phase difference. This is accomplished by averaging the charge injected by the proportional path over an entire input update period. As a consequence, the ICO control current has a shape characterized by a staircase of low amplitude steps, versus one characterized by narrow high amplitude pulses, and needs much less filtering for low-jitter operation.
Keywords :
CMOS analogue integrated circuits; jitter; phase locked loops; 0.18 micron; 125 to 1250 MHz; CMOS PLL; high amplitude pulses; input phase difference; input update period; low amplitude steps; low-jitter operation; proportional path; sample-reset loop filter; Bandwidth; CMOS process; Capacitance; Charge pumps; Filters; Frequency; Jitter; Phase locked loops; Photonic band gap; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2001. Digest of Technical Papers. ISSCC. 2001 IEEE International
Conference_Location :
San Francisco, CA, USA
ISSN :
0193-6530
Print_ISBN :
0-7803-6608-5
Type :
conf
DOI :
10.1109/ISSCC.2001.912689
Filename :
912689
Link To Document :
بازگشت