DocumentCode :
2984133
Title :
A low-jitter skew-calibrated multi-phase clock generator for time-interleaved applications
Author :
Lin Wu ; Black, W.C., Jr.
Author_Institution :
Iowa State Univ., Ames, IA, USA
fYear :
2001
fDate :
7-7 Feb. 2001
Firstpage :
396
Lastpage :
397
Abstract :
Time-interleaved architectures employ multiple signal processing paths in parallel to achieve high overall speed while maintaining relaxed speed requirements on individual channels. This type of architecture requires a precise multi-phase clock generator to implement the interleaving function with the performance of the system depending upon the uniformity of the clock signals. This work implements an on-chip dynamic skew calibration multi-phase clock generator with ultra-low jitter. This scheme does not require any additional calibration cycle and therefore does not interrupt the clock output at any time.
Keywords :
calibration; clocks; pulse generators; timing jitter; clock output; clock signal uniformity; multiple signal processing paths; overall speed; skew-calibrated multi-phase clock generator; time-interleaved applications; ultra-low jitter; Added delay; Calibration; Clocks; Delay effects; Delay lines; Jitter; Phase locked loops; Ring oscillators; Signal processing; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2001. Digest of Technical Papers. ISSCC. 2001 IEEE International
Conference_Location :
San Francisco, CA, USA
ISSN :
0193-6530
Print_ISBN :
0-7803-6608-5
Type :
conf
DOI :
10.1109/ISSCC.2001.912690
Filename :
912690
Link To Document :
بازگشت