DocumentCode
2985196
Title
A Fast-Locked All-Digital Delay-locked Loop with non-50% Input Duty Cycle
Author
Kao, Shao-Ku ; Chen, Bo-Jiun ; Liu, Shen-luan
Author_Institution
Nat. Taiwan Univ., Taipei
fYear
2007
fDate
20-22 Dec. 2007
Firstpage
1125
Lastpage
1128
Abstract
A fast-locked all-digital delay-locked loop (DLL) with 50% output duty cycle is presented. A delay line using TSPC DFFs is re-used for the DLL and a time-to-digital converter. It results in a small-area and fast-locked DLL. The proposed DLL generates the output clock with 50% duty cycle in 4 cycles This DLL has been fabricated in a 0.18 um process. The core area is 350 um times105 um. The measured input frequency range is from 300 MHz to 500 MHz with input duty cycle of 40%~60%.
Keywords
delay lock loops; DLL; delay-locked loop; duty cycle; time-to-digital converter; Clocks; Delay lines; Digital circuits; Energy consumption; Frequency measurement; Hardware; Jitter; Multiplexing; Propagation delay; Timing;
fLanguage
English
Publisher
ieee
Conference_Titel
Electron Devices and Solid-State Circuits, 2007. EDSSC 2007. IEEE Conference on
Conference_Location
Tainan
Print_ISBN
978-1-4244-0637-1
Electronic_ISBN
978-1-4244-0637-1
Type
conf
DOI
10.1109/EDSSC.2007.4450326
Filename
4450326
Link To Document