Title :
Architecture Exploration for Low Power Design
Author :
Kathail, Vinod ; Miller, Tom
Author_Institution :
Synfora Inc., Mountain View
Abstract :
This tutorial will describe in detail and demonstrate an ESL design flow for architectural exploration to determine low power designs. Increasingly SoC design is driven by integrated mobile devices such as cell phones, music players and hand-held game consoles. These devices rely on standard algorithms such as H.264, 802.1 In, or JPEG2000, which allow room for innovative implementations that can result in differentiated products. An ESL design-flow that integrates application engine synthesis with an industry-leading RTL power estimation technology, such as Sequence Power Theater, enables a designer to explore multiple algorithms and architectures with different power profiles to determine the optimal algorithm-architecture combination in a very short period of time.
Keywords :
integrated circuit design; logic design; low-power electronics; system-on-chip; ESL design flow; Sequence Power Theater; SoC design; application engine synthesis; architectural exploration; electronic system level design; industry-leading RTL power estimation technology; low power design; Algorithm design and analysis; Computer architecture; Computer science; Energy consumption; Engines; Pipelines; Power engineering and energy; Product design; Project management; Time to market;
Conference_Titel :
VLSI Design, 2008. VLSID 2008. 21st International Conference on
Conference_Location :
Hyderabad
Print_ISBN :
0-7695-3083-4
DOI :
10.1109/VLSI.2008.132