DocumentCode :
2985928
Title :
Scan Delay Testing of Nanometer SoCs
Author :
Singh, Adit D.
Author_Institution :
Auburn Univ., Auburn
fYear :
2008
fDate :
4-8 Jan. 2008
Firstpage :
13
Lastpage :
13
Abstract :
Delay defects that degrade performance and cause timing related reliability failures are emerging to be a major concern in nanometer technologies. Extensive at-speed functional testing to screen out such defects can be prohibitively expensive. Scan based structural delay tests are being pursued as a possible cost effective solution to this problem. However, recent research indicates that several formidable challenges must be overcome before such an approach can be fully effective. These include poor delay test coverage, and inaccuracies in the observed circuit timing due to false paths, power supply noise, clock stretching etc. This tutorial aims at a comprehensive discussion of these challenges and proposed solutions, aided by data from recently published industrial studies from Intel, IBM. TI, Freescale, LSI Logic, and universities.
Keywords :
integrated circuit noise; integrated circuit reliability; integrated circuit testing; logic testing; nanoelectronics; system-on-chip; circuit timing; clock stretching; delay defects; functional testing; nanometer SoC; power supply noise; reliability failures; scan delay testing; structural delay tests; Circuit noise; Circuit testing; Clocks; Costs; Degradation; Delay effects; Electricity supply industry; Large scale integration; Power supplies; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2008. VLSID 2008. 21st International Conference on
Conference_Location :
Hyderabad
ISSN :
1063-9667
Print_ISBN :
0-7695-3083-4
Type :
conf
DOI :
10.1109/VLSI.2008.134
Filename :
4450471
Link To Document :
بازگشت