DocumentCode :
2986487
Title :
Design-for-Testability for Synchronous Sequential Circuits that Maintains Functional Switching Activity
Author :
Pomeranz, Irith ; Reddy, Sudhakar M.
Author_Institution :
Purdue Univ., West Lafayette
fYear :
2008
fDate :
4-8 Jan. 2008
Firstpage :
181
Lastpage :
186
Abstract :
Design-for-testability (DFT) approaches that allow a synchronous sequential circuit to enter states that it cannot enter during functional operation improve the fault coverage achievable for the circuit. However, nonfunctional operation during test application may result in switching activity that is significantly higher than under functional operation. This may lead to unnecessary yield loss due to supply voltage droops that slow the circuit but will not occur during functional operation. To address this issue we describe a DFT approach and a test generation procedure that improve the fault coverage by slowing down the state transitions of certain state variables relative to others. Unlike approaches that are based on holding values of state variables stable for unlimited numbers of clock cycles, the proposed approach resumes functional operation every limited number of clock cycles. This is shown to result in maximum switching activity that is in most cases lower than that obtained under the application of a functional test sequence, and never needs to exceed it.
Keywords :
automatic test pattern generation; design for testability; fault diagnosis; logic testing; sequential circuits; DFT approach; clock cycles; design for testability; fault coverage; functional switching activity; functional test sequence; nonfunctional operation; state variables; synchronous sequential circuits; test generation procedure; Circuit faults; Circuit testing; Cities and towns; Clocks; Design for testability; Frequency; Sequential circuits; Switching circuits; Very large scale integration; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2008. VLSID 2008. 21st International Conference on
Conference_Location :
Hyderabad
ISSN :
1063-9667
Print_ISBN :
0-7695-3083-4
Type :
conf
DOI :
10.1109/VLSI.2008.17
Filename :
4450500
Link To Document :
بازگشت