DocumentCode :
2986529
Title :
Wiring-Area Efficient Simultaneous Bidirectional Point-to-Point Link for Inter-Block On-Chip Signaling
Author :
Akl, Charbel J. ; Bayoumi, Magdy A.
Author_Institution :
Univ. of Louisiana at Lafayette, Lafayette
fYear :
2008
fDate :
4-8 Jan. 2008
Firstpage :
195
Lastpage :
200
Abstract :
The continuous semiconductor technology scaling has made on-chip interconnect the major determinant of VLSI design cost and complexity. This necessitates the usage of signaling techniques that reduce the number of long on- chip wires and repeaters. In this paper, we present a point-to-point inter-block on-chip link design that allows simultaneous bidirectional signaling, thus reducing the number of signal lines and repeaters, while achieving high performance. By using accelerating repeaters and inserting a bidirectional latch at the midpoint of the link high performance simultaneous bidirectional signaling can be achieved with significant reduction in repeater and wire counts. We analyze the switching behavior of the proposed on-chip simultaneous bidirectional link (SBL) and find that it suffers from large switching activity overhead. Therefore, an opposite-polarity transition encoding is also proposed to reduce the power overhead of SBL without affecting its performance.
Keywords :
VLSI; flip-flops; integrated circuit interconnections; logic design; VLSI design; bidirectional latch; bidirectional point-to-point link; interblock on-chip signaling; opposite-polarity transition encoding; semiconductor technology scaling; signal lines; signal repeaters; Communication switching; Costs; Encoding; Integrated circuit interconnections; Repeaters; Routing; Signal design; Very large scale integration; Wires; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2008. VLSID 2008. 21st International Conference on
Conference_Location :
Hyderabad
ISSN :
1063-9667
Print_ISBN :
0-7695-3083-4
Type :
conf
DOI :
10.1109/VLSI.2008.23
Filename :
4450502
Link To Document :
بازگشت