Title :
A New Approach for Estimation of On-Resistance and Current Distribution in Power Array Layouts
Author :
Ghosh, Jyotirmoy ; Mukhopadhyay, Siddhartha ; Patra, Amit ; Culpepper, Barry ; Mei, Tawen
Author_Institution :
Indian Inst. of Technol., Kharagpur
Abstract :
This paper presents an accurate and fast technique for the estimation of on-resistance (RDS(on)) of large lateral power MOSFET switch layouts in on-chip DC-DC converter and determination of the current distribution pattern in the switch layouts. In the proposed approach an extracted netlist is created which consists of the lumped parasitic resistances formed in the metal interconnects and the MOS devices present in the layout. The extracted resistance values are computed from the metal geometry using models that relate resistance values to the geometric patterns in the layout. This approach exploits the highly symmetric and repetitive pattern of power MOSFET layouts to generate the resistance netlist efficiently. Similarly the modeling of very high W/L MOS finger channels is also described in this paper. Results from the numerical experiments show that the extracted resistances are within 2.6% of results obtained from standard FEM solver tool ANSYS.
Keywords :
DC-DC power convertors; finite element analysis; interconnections; power MOSFET; power semiconductor switches; switching convertors; FEM solver tool ANSYS; MOS finger channels; current distribution pattern; lumped parasitic resistances; metal interconnects; on-chip DC-DC converter; on-resistance estimation; power MOSFET switch layouts; power array layouts; Computational geometry; Current distribution; DC-DC power converters; MOS devices; MOSFET circuits; Power MOSFET; Power generation; Solid modeling; Switches; Switching converters;
Conference_Titel :
VLSI Design, 2008. VLSID 2008. 21st International Conference on
Conference_Location :
Hyderabad
Print_ISBN :
0-7695-3083-4
DOI :
10.1109/VLSI.2008.87