DocumentCode :
2986977
Title :
Sigma-delta based clock recovery using on-chip PLL in FPGA
Author :
Ge, Ning ; Liu, Yuyu ; Yang, Huazhong ; Wang, Hui
Author_Institution :
Dept. of Electron. Eng., Tsinghua Univ., Beijing
fYear :
2006
fDate :
Dec. 2006
Firstpage :
135
Lastpage :
140
Abstract :
A clock and data recovery (CDR) circuit is proposed based on the sigma-delta quantization. The phase of the new CDR circuit is adjusted by a sigma-delta modulated reference clock that increases the stability of the system and can easily interface with PLL cores embedded in FPGAs. The approximate linear model of the proposed CDR is analyzed for SONET/SDH applications to evaluate its performance. The measurement shows that the jitter tolerance meets the ITU-T requirement with a high margin of 0.3UI. The commercial equipment has been developed using a single FPGA chip based on the SDM-CDR
Keywords :
clocks; field programmable gate arrays; jitter; phase locked loops; sigma-delta modulation; synchronisation; FPGA; ITU-T requirement; SDH; SDM-CDR; SONET; approximate linear model; clock and data recovery circuit; commercial equipment; jitter tolerance; on-chip PLL; reference clock; sigma-delta modulation; sigma-delta quantization; Circuit stability; Clocks; Delta-sigma modulation; Field programmable gate arrays; Linear approximation; Performance analysis; Phase locked loops; Phase modulation; Quantization; SONET;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Technology, 2006. FPT 2006. IEEE International Conference on
Conference_Location :
Bangkok
Print_ISBN :
0-7803-9729-0
Electronic_ISBN :
0-7803-9729-0
Type :
conf
DOI :
10.1109/FPT.2006.270304
Filename :
4042426
Link To Document :
بازگشت