DocumentCode :
2987304
Title :
Formal Verification of a Public-Domain DDR2 Controller Design
Author :
Datta, Abhishek ; Singhal, Vigyan
Author_Institution :
Oski Technol., New Delhi
fYear :
2008
fDate :
4-8 Jan. 2008
Firstpage :
475
Lastpage :
480
Abstract :
This paper demonstrates a formal verification- planning process and presents associated verification strategy that we believe is an essential (yet often neglected) step in an ASIC or SoC functional formal verification flow. Our contribution is to present a way to apply the verification planning process and a set of abstraction techniques on a non-trivial open-source example (the Sun OpenSPARCtrade DDR2 controller). The process and verification strategy can be applied to DDR2 controllers in particular and generalized for other designs.
Keywords :
controllers; formal verification; system-on-chip; ASIC; DDR2 controller design; SoC; formal verification; public-domain controller design; verification planning; Application specific integrated circuits; Documentation; Formal verification; Logic; Open source software; Process planning; Protocols; Random access memory; Sun; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2008. VLSID 2008. 21st International Conference on
Conference_Location :
Hyderabad
ISSN :
1063-9667
Print_ISBN :
0-7695-3083-4
Type :
conf
DOI :
10.1109/VLSI.2008.94
Filename :
4450545
Link To Document :
بازگشت