DocumentCode :
2987334
Title :
Activity-based power estimation and characterization of DSP and multiplier blocks in FPGAs
Author :
Choy, Nathalie Chan King ; Wilton, Steven J E
Author_Institution :
Dept. of Electr. & Comput. Eng., British Columbia Univ., BC
fYear :
2006
fDate :
Dec. 2006
Firstpage :
253
Lastpage :
256
Abstract :
This paper describes an activity-based strategy for estimating the average power dissipation of hard DSP and multiplier blocks embedded in FPGAs. We identified two technical challenges in creating a tool flow to do this: (1) estimating the activity of all nodes in designs containing DSP blocks, and (2) estimating the average power dissipated within the DSP block quickly and accurately. In this paper, we compare several methods to address each of these two challenges. We conclude with a description of our complete power estimation flow
Keywords :
digital signal processing chips; field programmable gate arrays; logic CAD; multiplying circuits; DSP; FPGA; activity-based strategy; multiplier blocks; power dissipation; power estimation; Arithmetic; Circuits; Digital signal processing; Field programmable gate arrays; Hardware; Parallel processing; Power dissipation; Power engineering and energy; Routing; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Technology, 2006. FPT 2006. IEEE International Conference on
Conference_Location :
Bangkok
Print_ISBN :
0-7803-9729-0
Electronic_ISBN :
0-7803-9729-0
Type :
conf
DOI :
10.1109/FPT.2006.270321
Filename :
4042443
Link To Document :
بازگشت