Title :
Voltage and Temperature Scalable Gate Delay and Slew Models Including Intra-Gate Variations
Author :
Das, Bishnu Prasad ; Janakiraman, V. ; Amrutur, Bharadwaj ; Jamadagni, H.S. ; Arvind, N.V.
Author_Institution :
Indian Inst. of Sci., Bangalore
Abstract :
We investigate the feasibility of developing a comprehensive gate delay and slew models which incorporates output load, input edge slew, supply voltage, temperature, global process variations and local process variations all in the same model. We find that the standard polynomial models cannot handle such a large heterogeneous set of input variables. We instead use neural networks, which are well known for their ability to approximate any arbitrary continuous function. Our initial experiments with a small subset of standard cell gates of an industrial 65 nm library show promising results with error in mean less than 1%, error in standard deviation less than 3% and maximum error less than 11% as compared to SPICE for models covering 0.9- 1.1 V of supply, -40degC to 125degC of temperature, load, slew and global and local process parameters. Enhancing the conventional libraries to be voltage and temperature scalable with similar accuracy requires on an average 4x more SPICE characterization runs.
Keywords :
integrated circuit modelling; neural nets; continuous function; gate delay; industrial library; intra-gate variations; neural networks; size 65 nm; slew models; temperature -40 C to 125 C; temperature scaling; voltage 0.9 V to 1.1 V; voltage scaling; Delay; Instruments; Libraries; Polynomials; Power grids; SPICE; Temperature sensors; Timing; Very large scale integration; Voltage;
Conference_Titel :
VLSI Design, 2008. VLSID 2008. 21st International Conference on
Conference_Location :
Hyderabad
Print_ISBN :
0-7695-3083-4
DOI :
10.1109/VLSI.2008.92