DocumentCode :
2988093
Title :
Some Initial Explorations into the Hierarchical Multi-core Chip Design Space for HPC Systems
Author :
Kogge, Peter M.
Author_Institution :
Univ. of Notre Dame, Notre Dame
fYear :
2007
fDate :
11-13 Jan. 2007
Firstpage :
3
Lastpage :
10
Abstract :
Multi-core designs have emerged as the dominant trend for commodity and high performance microprocessor chips, in virtually all market segments. This includes the high performance supercomputing arena. Using a particular HPC system as a baseline, this paper performs some initial explorations of how the constraints of chip technology, system-imposed memory and bandwidth, and application characteristics may govern the performance achievable from future HPC systems.
Keywords :
microprocessor chips; HPC systems; chip technology; hierarchical multicore chip design; high performance microprocessor chips; Bandwidth; Chip scale packaging; Extrapolation; Frequency; Heart; Microprocessor chips; Power distribution; Silicon; Storms; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Innovative architecture for future generation high-performance processors and systems, 2007. iwia 2007. international workshop on
Conference_Location :
Maui, HI
ISSN :
1537-3223
Print_ISBN :
0-7695-3077-X
Type :
conf
DOI :
10.1109/IWIA.2007.9
Filename :
4450638
Link To Document :
بازگشت