DocumentCode :
2988180
Title :
Optimization of a 45nm CMOS voltage controlled oscillator using design of experiments
Author :
Sarivisetti, Gayathri ; Kougianos, Elias ; Mohanty, Saraju P. ; Palakodety, Atmaram ; Ale, Anil Kumar
Author_Institution :
VLSI Design and CAD Laboratory (http://www.vdcl.cse.unt.edu), P.O. Box 311366, University of North Texas, Denton, 76203, USA
fYear :
2006
fDate :
7-9 April 2006
Firstpage :
87
Lastpage :
90
Abstract :
We present a design of experiments (DOE) approach to nanometer design of an analog voltage controlled oscillator (VCO) using CMOS technology. The functional specifications of the VCO optimized in this design are the center frequency and minimization of overall power consumption as well as minimization of power due to gate tunneling current leakage, a component that was not important in previous generations of CMOS technologies but is dominant at 45nm. Due to the large number of available design parameter (gate oxide thickness and transistor sizes), the concurrent achievement of all optimization goals is difficult. A DOE approach is shown to be very effective and a viable alternative to standard design exploration in the nanometer regime.
Keywords :
CMOS technology; Design optimization; Energy consumption; Frequency; Inverters; Phase locked loops; Tunneling; US Department of Energy; Voltage control; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Region 5 Conference, 2006 IEEE
Conference_Location :
San Antonio, TX, USA
Print_ISBN :
978-1-4244-0358-5
Electronic_ISBN :
978-1-4244-0359-2
Type :
conf
DOI :
10.1109/TPSD.2006.5507456
Filename :
5507456
Link To Document :
بازگشت