Title :
Performance analysis of asymmetric packet switch modules with channel grouping
Author :
Liew, Soung ; Lu, Kevin
Author_Institution :
Bell Commun. Res., Morristown, NJ, USA
Abstract :
The switch modules are studied because they are the key building blocks in large multistage switch architectures. The switch module considered has n inputs and m outputs. A packet destined for a particular output address (out of g) needs to access only one of the r available physical output ports: m =gr. Input-buffered, output-buffered, and unbuffered switch modules are studied. The results show that increasing the number of output ports per output address (r) can significantly improve the performance of buffered as well as unbuffered switch modules. For acceptable performance, the difference in throughput between buffered and unbuffered switch modules is considerable. For buffered switch modules, an interesting observation is that although output-buffered switch modules have significantly better delay performance than input-buffered switch modules when n=gr , the performance difference is diminished as one deviates from these switch dimensions
Keywords :
electronic switching systems; modules; packet switching; performance evaluation; queueing theory; telecommunication channels; asymmetric packet switch modules; channel grouping; delay performance; input-buffered switch modules; multistage switch architectures; output queueing; output-buffered switch modules; performance analysis; unbuffered switch modules; Communication switching; Delay; Packet switching; Performance analysis; Switches;
Conference_Titel :
INFOCOM '90, Ninth Annual Joint Conference of the IEEE Computer and Communication Societies. The Multiple Facets of Integration. Proceedings, IEEE
Conference_Location :
San Francisco, CA
Print_ISBN :
0-8186-2049-8
DOI :
10.1109/INFCOM.1990.91308