DocumentCode :
2991282
Title :
A routing methodology for analog integrated circuits
Author :
Malavasi, E. ; Choudhury, U. ; Sangiovanni-Vincentelli, A.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Berkeley, CA, USA
fYear :
1990
fDate :
11-15 Nov. 1990
Firstpage :
202
Lastpage :
205
Abstract :
A general methodology for the design of the interconnections of analog circuits to meet high-level constraints on performance is described. In this approach, sensitivities of performance to parasitics are computed, and a set of bounding constraints for parasitics is determined. Sensitivities are then used to generate the weights for a cost function-driven analog area router. After the routing is completed, the actual values of critical parasitics are used to check if the user-defined constraints on circuit performance are met. If the requirements have not been satisfied, the bounding constraints generated on the parasitics are used to increase the weights associated with the parasitics which violated the constraints, and the circuit is rerouted. Results validating the effectiveness of this approach for layout-design automation of analog circuits are reported.<>
Keywords :
circuit layout CAD; linear integrated circuits; analog integrated circuits; bounding constraints; cost function-driven analog area router; high-level constraints; interconnections; layout-design automation; performance; routing methodology; sensitivities; user-defined constraints; Analog circuits; Analog computers; Analog integrated circuits; Automation; Cost function; Coupling circuits; Design methodology; High performance computing; Parasitic capacitance; Routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1990. ICCAD-90. Digest of Technical Papers., 1990 IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-2055-2
Type :
conf
DOI :
10.1109/ICCAD.1990.129880
Filename :
129880
Link To Document :
بازگشت