• DocumentCode
    299229
  • Title

    High speed, fine resolution pattern generation using the matched delay technique

  • Author

    Moyer, Gary C. ; Clements, Mark ; Liu, Wentai ; Schaffer, Toby ; Cavin, Ralph K., III

  • Author_Institution
    Dept. of Electr. & Comput. Eng., North Carolina State Univ., Raleigh, NC, USA
  • Volume
    1
  • fYear
    1995
  • fDate
    30 Apr-3 May 1995
  • Firstpage
    405
  • Abstract
    This paper presents an architecture for generating a high-speed data pattern with precise edge placement (resolution) by using the matched delay technique. The technique involves passing clock and data signals through arrays of matched delay elements in such a way that the data rate and resolution of the generated data stream are controlled by the difference of these matched delays. This difference can be made much smaller than an absolute gate delay. Since the resolution of conventional designs is determined by these absolute delays, the matched delay technique yields a much finer resolution as well as higher speeds than traditional methods. The matched delay technique lends itself to high-precision and high-speed applications such as fast network interfaces or test pattern generators. This paper also describes a matched delay data generator submitted for fabrication in a MOSIS 1.2 μm CMOS technology. Simulations indicate that data signals with on-chip bit rates of 833 Mb/s and resolutions of 100 ps can be generated
  • Keywords
    CMOS logic circuits; delay circuits; logic testing; network interfaces; test equipment; timing; waveform generators; 1.2 micron; 100 ps; 833 Mbit/s; MOSIS CMOS technology; fast network interfaces; fine resolution pattern generation; high-speed data patte; matched delay technique; precise edge placement; resolution; test pattern generators; Bit rate; CMOS technology; Clocks; Delay; Fabrication; Network interfaces; Pattern matching; Signal generators; Signal resolution; Test pattern generators;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems, 1995. ISCAS '95., 1995 IEEE International Symposium on
  • Conference_Location
    Seattle, WA
  • Print_ISBN
    0-7803-2570-2
  • Type

    conf

  • DOI
    10.1109/ISCAS.1995.521536
  • Filename
    521536