Title :
An introduction of QFN-SIP package: Process challenges and technical issues
Author :
Lee Chee How ; Thong Kai Choh ; Lim Ken Guan ; Lily Khor
Author_Institution :
Carsem Technology Center, Carsem (M) Sdn Bhd S-Site, Lot 52986, Taman Meru Industrial Estate, Jelapang, P.O.Box 380, 30720 Ipoh, Perak, Malaysia
Abstract :
The continuous need for higher levels of integration, lower costs and a growing awareness of complete system configuration is the main driving factor behind the System In Package (SIP) solutions. System In Package today has moved from merely multiple dies into a complete fully functional sub-system that contain a combination of multiple die, passive components, Inductors and IC packages. All these are package into a standard IC package format. QFN-SIP package is introduced as a potential alternative to 2 layer substrate based SIP. Its main advantage being lower cost. Assembly processes for SIP is a combination of what used to be strictly SMT and that of conventional semiconductor processes. These process combinations coupled with layout complexity leads to new process challenges and a consideration at it is applied on the QFN package. This paper discusses in detail the overall process challenges and possible solutions that must be taken into account in order to build a QFN-SIP package that is able to withstand a minimum of MSL3 @ 260?C reflow and the rest of the environmental stress tests as required of an IC package.
Keywords :
Assembly; Costs; Inductors; Integrated circuit packaging; Lead; Routing; Semiconductor device packaging; Stress; Substrates; Surface-mount technology;
Conference_Titel :
Electronic Manufacturing Technology Symposium (IEMT), 2008 33rd IEEE/CPMT International
Conference_Location :
Penang, Malaysia
Print_ISBN :
978-1-4244-3392-6
Electronic_ISBN :
1089-8190
DOI :
10.1109/IEMT.2008.5507792