DocumentCode :
2992914
Title :
Improved Booth Encoding for Reduced Area Multiplier
Author :
Hussin, R. ; Yeon, A. ; Shakaff, N. ; Idris, Norisma ; Ismail, R.C. ; Kamarudin, A.
Author_Institution :
Northern Malaysia Univ. Coll. of Eng. (KUKUM), Jejawi
fYear :
2006
fDate :
Oct. 29 2006-Dec. 1 2006
Firstpage :
773
Lastpage :
775
Abstract :
In designing high density circuit, size is a major concern in design. This paper presents a simple modification to the Booth Multiplier that can effectively reduce the area with an accepted scarified in speed. A conventional Booth Multiplier consists of Booth Encoder, Partial Product and Summation Tree. Rizalafande[1] introduced new design technique in generating the partial product´s row. Meanwhile Hsin-Lei[2] introduced a novel circuit for Booth Encoder/Decoder which claims his design a smaller design. In this propose design, we are still using Rizalafande´s architecture but replace the booth encoder with Hsin-Lei encoder. The design was implemented using the FLEX10K EPF10K70RC240-4 device and Altera MaxPlus+II software.
Keywords :
arithmetic; encoding; trees (mathematics); Booth encoding; Booth multiplier; Hsin-Lei encoder; Rizalafande architecture; high density circuit; partial product; reduced area multiplier; summation tree; Adders; Circuits; Computer architecture; Decoding; Design engineering; Educational institutions; Encoding; Error correction; Microelectronics; Signal generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Electronics, 2006. ICSE '06. IEEE International Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
0-7803-9730-4
Electronic_ISBN :
0-7803-9731-2
Type :
conf
DOI :
10.1109/SMELEC.2006.380741
Filename :
4266724
Link To Document :
بازگشت