DocumentCode :
299296
Title :
Improving parallel circuit simulation using high-level waveforms
Author :
Wen, Y.-C. ; Gallivan, K. ; Saleh, R.
Author_Institution :
Coordinated Sci. Lab., Illinois Univ., Urbana, IL, USA
Volume :
1
fYear :
1995
fDate :
30 Apr-3 May 1995
Firstpage :
728
Abstract :
Waveform relaxation (WR) has been shown to be an effective algorithm to simulate large digital circuits. In this paper, we explore parallel WR methods to further improve the performance. The parallel processing issues under investigation include partitioning, task granularity, scheduling and allocation. The difficulty of addressing these issues is that circuit simulation problems tend to have highly irregular computational structures. The use of high-level waveforms generated from logic or timing simulators is introduced as a way of improving speed. The speed improvements for circuit partitioning, window selection and task allocation using high-level information are presented
Keywords :
circuit analysis computing; iterative methods; parallel processing; scheduling; high-level waveforms; irregular computational structures; parallel circuit simulation; partitioning; scheduling; task allocation; task granularity; waveform relaxation; window selection; Availability; Circuit simulation; Computational modeling; Concurrent computing; Differential equations; Gaussian processes; Job shop scheduling; Nonlinear equations; Parallel processing; Processor scheduling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1995. ISCAS '95., 1995 IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
0-7803-2570-2
Type :
conf
DOI :
10.1109/ISCAS.1995.521620
Filename :
521620
Link To Document :
بازگشت