DocumentCode :
2993035
Title :
Interconnection via technology and wafer level package for crystal unit device
Author :
Tae Hoon Kim ; Jong Yeol Jeon ; Yun Pyo Kwak ; Tae Ho Kim ; Yun Jung Lim ; Jang Ho Park ; Seog Moon Choi ; Sung Yi
Author_Institution :
Samsung Electro-Mech. Co., Ltd., Suwon, South Korea
fYear :
2008
fDate :
4-6 Nov. 2008
Firstpage :
1
Lastpage :
5
Abstract :
Most important technology for developing of wafer level packaging is studied in this paper. That is the process of drilling the via hole that are needed filling of conductive material for electrical connection or non-conductive material for reliability. Several kinds of drilling and filling methods of via holes for the interconnection were studied. The via formation for interconnection is based on smaller and lower cost package process. However, glass wafer which is substrate material of wafer level package for crystal unit device is difficult to make via by using novel method. The structure of wafer level crystal unit package for low cost and high performance is designed and optimized. The glass and Si wafer for package substrate and lid is chosen and considered as the structure for its mechanical and thermal strength and effective process of mass production. The interconnection via is formed through glass wafer by using sand blasting or laser drilling and Cu electro-plating method that enable the connection of the signal electrode on the quartz blank. The interconnection via process for wafer level crystal unit package with 2.0×1.6×0.45 mm3 size and results of electrical performance is evaluated.
Keywords :
electroplating; glass; integrated circuit interconnections; laser beam machining; mechanical strength; sandblasting; semiconductor device reliability; wafer level packaging; cost package; crystal unit device; crystal unit package; electrical connection; electrical performance; electroplating; filling method; glass wafer; hole drilling; interconnection via technology; laser drilling; mass production; mechanical strength; nonconductive material; package substrate; reliability; sand blasting; signal electrode; substrate material; thermal strength; wafer level packaging; Conducting materials; Cost function; Crystalline materials; Design optimization; Drilling; Filling; Glass; Materials reliability; Packaging; Wafer scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Manufacturing Technology Symposium (IEMT), 2008 33rd IEEE/CPMT International
Conference_Location :
Penang
ISSN :
1089-8190
Print_ISBN :
978-1-4244-3392-6
Electronic_ISBN :
1089-8190
Type :
conf
DOI :
10.1109/IEMT.2008.5507821
Filename :
5507821
Link To Document :
بازگشت