DocumentCode :
2993122
Title :
Generating At-Speed array fail maps with low-speed ATE
Author :
Nelms, Michael ; Gorman, Kevin ; Anand, Darren
Author_Institution :
IBM Microelectron. Div., Essex Junction, VT, USA
fYear :
2004
fDate :
25-29 April 2004
Firstpage :
87
Lastpage :
92
Abstract :
A circuit has been developed to accurately generate embedded memory fail maps utilizing At-Speed test clocks generated from low-speed automated test equipment (ATE). The circuit provides a simple interface to communicate between the BIST and ATE for fail data collection. The BIST engine utilizes on-chip clock frequency multiplication to exercise the memory At-Speed. The described implementation reduces test time devoted to creating detailed fail maps in manufacturing by providing the ability to run the part At-Speed, and providing a means to collect fail map data in one test pass on a logic tester.
Keywords :
automatic test equipment; built-in self test; design for testability; fault diagnosis; integrated memory circuits; logic testing; ATE; At-speed array fail maps; At-speed test clocks; BIST engine; automated test equipment; embedded memory fail maps; fail data collection; logic tester; on-chip clock frequency multiplication; Built-in self-test; Circuit faults; Circuit testing; Clocks; Costs; Delay; Engines; Logic testing; Redundancy; Test equipment;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2004. Proceedings. 22nd IEEE
ISSN :
1093-0167
Print_ISBN :
0-7695-2134-7
Type :
conf
DOI :
10.1109/VTEST.2004.1299230
Filename :
1299230
Link To Document :
بازگشت