Title :
An efficient design-for-verification technique for HDLs
Author :
Liu, Chien-Nan Jimmy ; Chen, I-Ling ; Jou, Jing- Yang
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
Due to the high complexity of modern circuit designs, verification has become the major bottleneck of the entire design process. There is an emerging need for a practical solution to reduce the verification time. In manufacturing test, a well-known technique, “design-for-testability”, is often used to reduce the testing time. By inserting some extra circuits on the hard-to-test points, the testability can be improved and the testing time can be reduced. In this paper, we apply the similar idea to functional verification and propose an efficient “design-for-verification” (DFV) technique to help users reduce the verification time. The conditions for hard-to-control (HTC) codes in a HDL design are clearly defined, and an efficient algorithm to detect them automatically is proposed. Besides the HTC detection, we also propose an algorithm that can eliminate those HTC points with minimum number of DFV points. By the help of those DFV points, the number of required test patterns to reach the same coverage can be greatly reduced especially for deep-sequential designs
Keywords :
design for testability; formal verification; hardware description languages; logic CAD; sequential circuits; DFV points; HDLs; deep-sequential designs; design-for-testability; design-for-verification technique; functional verification; test patterns; testing time; verification time; verification time.; Automatic test pattern generation; Circuit synthesis; Circuit testing; Design engineering; Hardware design languages; Job design; Manufacturing; Modems; Process design; Test pattern generators;
Conference_Titel :
Design Automation Conference, 2001. Proceedings of the ASP-DAC 2001. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
0-7803-6633-6
DOI :
10.1109/ASPDAC.2001.913288