Title :
An asynchronous communication protocol for internode connections in a scalable processor array
Author :
Levison, Jacob ; Kuroda, Ichiro
Author_Institution :
NEC Corp., Kawasaki, Japan
Abstract :
The authors describe an asynchronous communication protocol and an interface circuit which are used for internode communication in a reconfigurable DSP array. The communication protocol is derived from methods applied in digital communication, where the received data is synchronized to the local clock. Data is written into a FIFO that works as an elastic storage. For simple synchronization of the incoming data, a write signal runs in parallel with data and the implementation is based on synchronous logic primitives available in standard gate arrays. The maximum communication rate is the half of the system clock and depends only on the metastable recovery time of the applied devices, rather than the interconnection delay between the modules. An implementation example demonstrates a 22 Mbit/s asynchronous communication link, applied between multiple standard 1 μ gate arrays
Keywords :
VLSI; asynchronous transfer mode; digital communication; digital signal processing chips; multiprocessor interconnection networks; protocols; reconfigurable architectures; synchronisation; 22 Mbit/s; FIFO; VLSI; asynchronous communication protocol; digital communication; elastic storage; interface circuit; internode connections; reconfigurable DSP array; scalable processor array; standard gate arrays; synchronous logic primitives; Asynchronous communication; Circuits; Clocks; Digital communication; Digital signal processing; Logic arrays; Logic devices; Metastasis; Protocols; Synchronization;
Conference_Titel :
VLSI Signal Processing, VI, 1993., [Workshop on]
Conference_Location :
Veldhoven
Print_ISBN :
0-7803-0996-0
DOI :
10.1109/VLSISP.1993.404456