DocumentCode
2993665
Title
Memory-efficient interconnect optimization
Author
Lai, Minghorng ; Wong, D.F.
Author_Institution
Dept. of Comput. Sci., Texas Univ., Austin, TX, USA
fYear
2001
fDate
2001
Firstpage
198
Lastpage
202
Abstract
Interconnect design has emerged as one of the major challenges facing chip designers as VLSI manufacturing progresses and gate sizes scale down. Dynamic programming (DP) is an efficient and robust technique for finding optimal solutions to interconnect optimization problems in VLSI design. However, DP´s huge memory requirement often limits its effectiveness and sometimes, due to limited storage resources, even makes it impossible to solve a problem of practical size. Since interconnect optimization is often a subprocess embedded in an upper level design procedure, a memory and time efficient implementation of DP can be very favorable to circuit designers. In this paper, we develop a new memory-efficient dynamic programming approach to interconnect optimization problems. Our method utilizes selective storage and recomputation technique. This memory and time efficient algorithm speeds up the dynamic programming method without compromising solution quality. Experiments show tremendous saving, both in storage and time, over traditional dynamic programming algorithms. Our novel approach can also be generalized for other VLSI applications using DP algorithms
Keywords
VLSI; circuit layout CAD; circuit optimisation; dynamic programming; integrated circuit interconnections; integrated circuit layout; VLSI manufacturing; chip design; dynamic programming; interconnect design; interconnect optimization problems; memory efficient algorithm; memory-efficient interconnect optimization; recomputation technique; selective storage; time efficient implementation; upper level design procedure; Computer aided manufacturing; Delay systems; Design optimization; Dynamic programming; Heuristic algorithms; Integrated circuit interconnections; Production; Robustness; Very large scale integration; Wire;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference, 2001. Proceedings of the ASP-DAC 2001. Asia and South Pacific
Conference_Location
Yokohama
Print_ISBN
0-7803-6633-6
Type
conf
DOI
10.1109/ASPDAC.2001.913304
Filename
913304
Link To Document