Title :
Fault simulation model for iDDT testing: an investigation
Author :
Singh, Abhishek ; Patel, Chintan ; Plusquellic, Jim
Author_Institution :
Dept. of Comput. Eng., Maryland Univ., Baltimore, MD, USA
Abstract :
In today´s technologies, resistive shorting and open defects are becoming more predominant. Conventional fault models, and tools based on these models are becoming inadequate in addressing these defects resulting from new failure mechanisms. In prior works iDDT testing techniques have been shown to detect resistive defects. However, in order to incorporate iDDT based methods into production test flows, it is necessary to develop a fault simulation strategy to enable ATPG and fault coverage to be determined. To our knowledge, no practical technique exists to perform fault simulation for iDDT based methods. At the heart of the difficulty of developing a fault simulation strategy is the analog nature of the test observable. In this paper we investigate a fault simulation model that partitions the task of simulating the CUT (chip under test) into linear and non-linear components. We also propose a path isolation strategy for core-logic as a means of reducing the computational complexity involved in deriving iDDT signals in the non-linear portion. More specifically an Impulse Response based method is derived to eliminate the need for transient simulations of the entire CUT.
Keywords :
automatic test pattern generation; computational complexity; fault simulation; production testing; transient response; ATPG; chip under test; computational complexity; fault coverage; fault simulation; iDDT testing; impulse response based method; production test flow; resistive defect detection; transient simulations; CMOS logic circuits; Circuit faults; Convolution; Intrusion detection; Power grids; Power system modeling; RLC circuits; Semiconductor device modeling; Switches; System testing;
Conference_Titel :
VLSI Test Symposium, 2004. Proceedings. 22nd IEEE
Print_ISBN :
0-7695-2134-7
DOI :
10.1109/VTEST.2004.1299257