DocumentCode :
2993812
Title :
Soft delay error effects in CMOS combinational circuits
Author :
Gill, Balkaran S. ; Papachristou, Chris ; Wolff, Francis G.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Case Western Reserve Univ., Cleveland, OH, USA
fYear :
2004
fDate :
25-29 April 2004
Firstpage :
325
Lastpage :
330
Abstract :
Single event upsets (SEUs) are due to high energetic particle strike at sensitive nodes of CMOS combinational circuits. In this paper, we introduce a type of soft errors which manifests as soft delay. The soft delay is temporary delay in CMOS combinational circuits due to high energetic particle strike. We describe soft delay model which enables us to examine delay in CMOS combinational circuits due to particle strike. As technology scales down, the delay due to particle strike increases, and other factors such as Vdd scaling, fanout and transistor strength also contribute to increase the soft delay in CMOS combinational circuits.
Keywords :
CMOS integrated circuits; combinational circuits; error analysis; CMOS combinational circuits; SEU; particle strike; single event upsets; soft delay; soft delay error effects; soft errors; transistor strength; Alpha particles; CMOS logic circuits; CMOS technology; Combinational circuits; Computer errors; Delay effects; Error analysis; Semiconductor device modeling; Single event transient; Single event upset;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2004. Proceedings. 22nd IEEE
ISSN :
1093-0167
Print_ISBN :
0-7695-2134-7
Type :
conf
DOI :
10.1109/VTEST.2004.1299260
Filename :
1299260
Link To Document :
بازگشت