Title :
Designing reconfigurable multiple scan chains for systems-on-chip
Author :
Quasem, Md Saffat ; Gupta, Sandeep
Author_Institution :
Dept. of Electr. Eng., Univ. of Southern California, Los Angeles, CA, USA
Abstract :
We propose a framework for designing reconfigurable multiple scan chains for systems-on-chip to minimize test application time. Multiple scan chain design problem defined in this paper involves (1) designing a suitable reconfigurable scan chain architecture, (2) partitioning wrapper cells and core internal scan registers into multiple scan chains, (3) ordering the wrapper cells and the internal scan registers within each scan chain, and (4) identifying sessions in which to activate bypass control signals. We demonstrate significant reductions in test application times and hardware costs over prior heuristics.
Keywords :
boundary scan testing; integrated circuit design; logic partitioning; reconfigurable architectures; system-on-chip; bypass control signals; hardware costs; integrated circuit design; internal scan registers; reconfigurable multiple scan chain design; systems-on-chip; test application scheme; wrapper cells partitioning; Circuit testing; Clocks; Costs; Hardware; Pins; Registers; Signal design; Signal processing; System testing; Very large scale integration;
Conference_Titel :
VLSI Test Symposium, 2004. Proceedings. 22nd IEEE
Print_ISBN :
0-7695-2134-7
DOI :
10.1109/VTEST.2004.1299266