DocumentCode :
2994039
Title :
A mixed-signal simulator for VHDL-AMS
Author :
Liyi, Xiao ; Bin, Li ; Yizheng, Ye ; Guoyong, Huang ; Jinjun, Guo ; Peng, Zhang
Author_Institution :
Microelectron. Center, Harbin Inst. of Technol., China
fYear :
2001
fDate :
2001
Firstpage :
287
Lastpage :
291
Abstract :
Capable and efficient simulators are in demand for designing complex analog and mixed-signal circuits and systems. With the standardization of VHDL-AMS, the demand is being realized. VHDL-AMS is an analog and mixed-signal extension to VHDL. This paper introduces a mixed-signal simulator for it. The simulator was developed on the original VHDL digital simulation environment. An analog kernel has been integrated into the environment for the simulation of the continuous behavior of a model. The paper presents the algorithms adopted in the analog kernel and the synchronization of the digital and analog executions. The performance of the simulator is examined by mixed-signal examples
Keywords :
circuit simulation; digital simulation; hardware description languages; mixed analogue-digital integrated circuits; standardisation; synchronisation; VHDL digital simulation environment; VHDL-AMS; analog kernel; continuous behavior; mixed-signal simulator; standardization; synchronization; Circuit simulation; Circuits and systems; Continuous time systems; Design engineering; Digital simulation; Integrated circuit synthesis; Kernel; Microelectronics; Missiles; Standardization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2001. Proceedings of the ASP-DAC 2001. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
0-7803-6633-6
Type :
conf
DOI :
10.1109/ASPDAC.2001.913320
Filename :
913320
Link To Document :
بازگشت