Title :
Synthesis of pipelined DSP accelerators with dynamic scheduling
Author :
Schaumont, Patrick ; Vanthournout, Bart ; Bolsens, Ivo ; De Man, Hugo
Author_Institution :
IMEC, Leuven, Belgium
Abstract :
To construct complete systems on silicon, application specific DSP accelerators are needed to speed up the execution of high throughput DSP algorithms. In this paper, a methodology is presented to synthesize high throughput DSP functions into accelerator processors containing a datapath of highly pipelined, bit-parallel hardware units. Emphasis is put on the definition of a controller architecture that allows efficient run-time schedules of these DSP algorithms on such highly pipelined data paths. The methodology is illustrated by means of an FFT butterfly accelerator block
Keywords :
application specific integrated circuits; circuit CAD; digital signal processing chips; network synthesis; parallel architectures; pipeline processing; scheduling; DSP algorithms; FFT butterfly accelerator block; application specific DSP accelerators; controller architecture; datapath; dynamic scheduling; highly pipelined data paths; pipelined DSP accelerator synthesis; pipelined bit-parallel hardware; run-time schedules; silicon; Clustering algorithms; Digital signal processing; Dynamic scheduling; Hardware; Permission; Pipeline processing; Processor scheduling; Runtime; Silicon; Throughput;
Conference_Titel :
System Synthesis, 1995., Proceedings of the Eighth International Symposium on
Conference_Location :
Cannes
Print_ISBN :
0-8186-7076-2
DOI :
10.1109/ISSS.1995.520615