DocumentCode :
2994718
Title :
Optimization of Speed and Power in a 16-Bit Carry Skip Adder in 70nm Technology
Author :
Kashfi, Fatemeh ; Masoumi, Nasser
Author_Institution :
School of ECE, University of Tehran, Tehran 14395-515, Iran. f.kashfi@ece.ut.ac.ir
Volume :
1
fYear :
2006
fDate :
6-9 Aug. 2006
Firstpage :
28
Lastpage :
31
Abstract :
In this article, speed and power dissipation of a 16-bit carry skip adder will be optimized using different optimization methods. This adder is implemented in 70nm technology. First the worst carry propagation time will be reduced by changing logic style and using Genetic Algorithm to optimize the skip network of the circuit. And then the power dissipation of the circuit will be optimized by applying MTCMOS technology and Genetic Algorithm optimization on feature size of the transistors. With these methods we reached 7% improvement in circuit performance and 44% reduction in power consumption of the circuit.
Keywords :
Adders; CMOS technology; Circuit optimization; Energy consumption; Genetic algorithms; Logic; Low voltage; Optimization methods; Power dissipation; Signal generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. MWSCAS '06. 49th IEEE International Midwest Symposium on
Conference_Location :
San Juan, PR
ISSN :
1548-3746
Print_ISBN :
1-4244-0172-0
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2006.381986
Filename :
4267063
Link To Document :
بازگشت