Title :
Performance-driven simultaneous place and route for island-style FPGAs
Author :
Nag, S.K. ; Rutenbar, R.A.
Author_Institution :
Dept. of Electr. & Comput. Eng., Carnegie Mellon Univ., Pittsburgh, PA, USA
Abstract :
Sequential place and route tools for FPGAs are inherently weak at addressing both wirability and timing optimizations. This is primarily due to the difficulty of accurately predicting wirability and delay during placement. A new performance-driven simultaneous placement/routing technique has been developed for island-style FPGA designs. On a set of industrial designs for Xilinx 4000-series FPGAs, our scheme produces 100% routed designs with 8%-15% improvement in delay when compared to the Xilinx XACT5.0 place and route system.
Keywords :
circuit layout; circuit layout CAD; field programmable gate arrays; logic CAD; network routing; FPGAs; Xilinx 4000-series FPGAs; industrial designs; island-style FPGAs; performance-driven simultaneous placement/routing; place and route tools; Clocks; Costs; Delay estimation; Economic forecasting; Fabrics; Field programmable gate arrays; Logic; Routing; Switches; Timing;
Conference_Titel :
Computer-Aided Design, 1995. ICCAD-95. Digest of Technical Papers., 1995 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
Print_ISBN :
0-8186-8200-0
DOI :
10.1109/ICCAD.1995.480137