DocumentCode :
2995961
Title :
Adaptive Multi-client Network-on-Chip Memory
Author :
Goehringer, D. ; Meder, Lukas ; Hübner, Michael ; Becker, Jürgen
Author_Institution :
Fraunhofer IOSB, Ettlingen, Germany
fYear :
2011
fDate :
Nov. 30 2011-Dec. 2 2011
Firstpage :
7
Lastpage :
12
Abstract :
This paper presents a novel approach for a memory, which supports the flexibility of an FPGA-based dynamic reconfigurable System-on-Chip consisting of heterogeneous data processing nodes. The memory is accessible via the Network-on-Chip (NoC) and provides a dynamic mapping of address space for the different clients within the network. Different data transfer modes support especially the image processing domain where burst transfers to the processing nodes are required. The presented method and realization overcomes the well known difficulties in FPGA-based multiprocessor systems, which are the restricted on-chip memory and the fact, that normally only one physical channel to an off-chip memory is available.
Keywords :
field programmable gate arrays; multiprocessing systems; network-on-chip; reconfigurable architectures; storage management chips; FPGA-based dynamic reconfigurable system-on-chip; FPGA-based multiprocessor systems; adaptive multiclient network-on-chip memory; address space dynamic mapping; data transfer modes; heterogeneous data processing nodes; image processing domain; Field programmable gate arrays; Generators; Memory management; Process control; Protocols; Resource management; Throughput; Adaptive Memory Controller; FPGA; Multiprocessor System-on-Chip; Network-on-Chip; Reconfigurable Computing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reconfigurable Computing and FPGAs (ReConFig), 2011 International Conference on
Conference_Location :
Cancun
Print_ISBN :
978-1-4577-1734-5
Type :
conf
DOI :
10.1109/ReConFig.2011.8
Filename :
6128547
Link To Document :
بازگشت