Title :
Estimation of maximum transition counts at internal nodes in CMOS VLSI circuits
Author :
Chin-Chi Teng ; Hill, A.M. ; Sung-Mo Kang
Author_Institution :
Coordinated Sci. Lab., Illinois Univ., Urbana, IL, USA
Abstract :
In combinational logic circuits, a single switching event on the primary inputs may give rise to multiple switchings at the internal nodes. This glitching effect is caused primarily by unequal delay paths and results in increased power consumption and decreased device reliability. In this paper, we present a new algorithm to estimate the maximum number of transitions at internal nodes in combinational CMOS VLSI circuits. Unlike exhaustive simulation, our algorithm is based on the technique of propagating uncertainty waveforms throughout the circuit and using these waveforms to count the maximum switching activity at every node. Our approach guarantees a tight upper bound on the number of transitions which is necessary to assess the minimum circuit reliability lifetime and maximum power dissipation.
Keywords :
CMOS logic circuits; VLSI; circuit analysis computing; combinational circuits; logic CAD; logic testing; combinational CMOS VLSI circuits; combinational logic circuits; glitching effect; internal nodes; maximum power dissipation; maximum transition counts; minimum circuit reliability lifetime; multiple switchings; propagating uncertainty waveforms; unequal delay paths; Circuit simulation; Combinational circuits; Delay effects; Energy consumption; Integrated circuit reliability; Switches; Switching circuits; Uncertainty; Upper bound; Very large scale integration;
Conference_Titel :
Computer-Aided Design, 1995. ICCAD-95. Digest of Technical Papers., 1995 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
Print_ISBN :
0-8186-8200-0
DOI :
10.1109/ICCAD.1995.480142