Title :
Design of cache memories for multi-threaded dataflow architecture
Author :
Kavi, Krishna M. ; Hurson, A.R. ; Patadia, Phenil ; Abraham, Elizabeth ; Shanmugam, Ponnarasu
Author_Institution :
Texas Univ., Arlington, TX, USA
Abstract :
Cache memories have proven their effectiveness in the von Neumann architecture when localities of reference govern the execution loci of programs. A pure dataflow program, in contrast, contains no locality of reference since the execution sequence is enforced only by the availability of arguments. Instruction locality may be enhanced if, dataflow programs are reordered. Enhancing the locality of data references in the dataflow architecture is a more challenging problem. In this paper we report our approaches to the design of instruction, data (operand) and I-Structure cache memories using the Explicit Token Store (ETS) model of dataflow systems. We will present the performance results obtained using various benchmark programs.
Keywords :
cache storage; data flow computing; parallel architectures; benchmark programs; cache memories; dataflow programs; execution sequence; instruction locality; localities; multi-threaded dataflow architecture; Cache memory; Computational modeling; Computer architecture; Data analysis; Distributed computing; Iron; Multithreading; Permission; Processor scheduling; Yarn;
Conference_Titel :
Computer Architecture, 1995. Proceedings., 22nd Annual International Symposium on
Conference_Location :
Santa Margherita Ligure, Italy
Print_ISBN :
0-89791-698-0