• DocumentCode
    2997203
  • Title

    Speeding up pipelined circuits through a combination of gate sizing and clock skew optimization

  • Author

    Sathyamurthy, H. ; Sapatnekar, S.S. ; Fishburn, J.P.

  • Author_Institution
    Mentor Graphics, San Jose, CA, USA
  • fYear
    1995
  • fDate
    5-9 Nov. 1995
  • Firstpage
    467
  • Lastpage
    470
  • Abstract
    An algorithm for unifying the techniques of gate sizing and clock skew optimization for acyclic pipelines is presented. In the design of circuits under very tight timing specifications, the area overhead of gate sizing can be considerable. The procedure utilizes the idea of cycle-borrowing using clock skew optimization to relax the stringency of the timing specification on the critical stages of the pipeline. Experimental results verify that cycle-borrowing using sizing+skew results in a better overall area-delay tradeoff than with sizing alone.
  • Keywords
    circuit CAD; circuit optimisation; combinational circuits; logic CAD; logic design; logic gates; pipeline processing; acyclic pipelines; area-delay tradeoff; clock skew optimization; cycle-borrowing; gate sizing; pipelined circuits; timing specifications; Circuit topology; Clocks; Combinational circuits; Delay; Design automation; Graphics; Optimization methods; Pipelines; Size control; Timing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computer-Aided Design, 1995. ICCAD-95. Digest of Technical Papers., 1995 IEEE/ACM International Conference on
  • Conference_Location
    San Jose, CA, USA
  • ISSN
    1092-3152
  • Print_ISBN
    0-8186-8200-0
  • Type

    conf

  • DOI
    10.1109/ICCAD.1995.480158
  • Filename
    480158