Title :
High throughput, High SNR digital delta sigma modulator for fractional-N frequency synthesizer
Author :
Asadi, Fatemeh Arab ; Sharifkhani, Mohammad
Author_Institution :
Dept. of Electr. & Electron. Eng., Islamic Azad Univ., Tehran, Iran
Abstract :
In this paper, a high throughput, reduced hardware digital delta sigma modulator (DDSM) for fractional frequency synthesizer is presented. To increase the throughput of DDSM, a special bus splitting scheme is applied which consists of a first order error feedback modulator in prior stage and a third order delta sigma modulator using concentrator in subsequent stage. The concentrator reduces the bits number of the modulator output to 1. The single bit output used in the last stage of proposed structure makes it useful as dual modulus divider (DMD) controller in fractional frequency synthesizer. The proposed structure is implemented on Xilinx Virtex 5 FPGA and yields 104 dB SNR while the required hardware is reduced compared to the previous works.
Keywords :
delta-sigma modulation; field programmable gate arrays; frequency synthesizers; DDSM; DMD; SNR digital delta sigma modulator; Xilinx Virtex 5 FPGA; bus splitting scheme; dual modulus divider; fractional-N frequency synthesizer; Delta-sigma modulation; Frequency modulation; Frequency synthesizers; Hardware; Signal to noise ratio; Throughput; Bus Splitting; Digital Delta Sigma; High SNR; High Throughput;
Conference_Titel :
Electrical Engineering (ICEE), 2015 23rd Iranian Conference on
Conference_Location :
Tehran
Print_ISBN :
978-1-4799-1971-0
DOI :
10.1109/IranianCEE.2015.7146411