Title :
A programmable application-specific VLSI architecture and implementation for speech word-recognizer
Author :
Suen, An-Nan ; Wang, Jhing-Fa ; Wang, Tswen-Duh
Author_Institution :
Inst. of Inf. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
Abstract :
In this paper, the efficient and flexible VLSI architecture and implementation for the voice word-recognizer processor are presented. In order to achieve a flexible and efficient VLSI realization, we use a programmable with specific core design strategy which incorporates the best aspects of both programmable and application specific signal processors to achieve high speed, high accuracy and efficient hardware realization for the word-recognizer. On the whole, the single chip is fabricated in 0.8 μm double-metal CMOS technology after the physical design and circuit verification. The chip can process 40 MHz sampled data and it contains about 70000 transistors which occupy 0.62.×0.60 cm2 area
Keywords :
CMOS digital integrated circuits; VLSI; application specific integrated circuits; digital signal processing chips; programmable logic arrays; sampled data circuits; speech recognition; 0.8 mum; 40 MHz; VLSI realization; application specific signal processors; circuit verification; core design strategy; double-metal CMOS technology; hardware realization; programmable application-specific VLSI architecture; sampled data processing; speech word-recognizer; voice word-recognizer processor; Application specific integrated circuits; Bayesian methods; Digital signal processing chips; Hardware; Neural networks; Signal design; Signal processing; Slabs; Speech recognition; Very large scale integration;
Conference_Titel :
Design Automation Conference, 1997. Proceedings of the ASP-DAC '97 Asia and South Pacific
Conference_Location :
Chiba
Print_ISBN :
0-7803-3662-3
DOI :
10.1109/ASPDAC.1997.600062