DocumentCode :
3002135
Title :
A New Method for FPGA-Based 24x24-Bit Low-Power Multiplier
Author :
Xing Jinpeng ; Xing Chunfeng ; Li Zheying
Author_Institution :
Sch. of Electron. & Inf. Eng., Beijing Jiaotong Univ., Beijing, China
fYear :
2010
fDate :
29-31 Oct. 2010
Firstpage :
1
Lastpage :
4
Abstract :
Through improving the existing coding algorithms, this paper presents a new coding algorithm, which reduces power dissipation in the way of reducing the number of partial product. Because the main operation of the multiplier is the sum of partial products, therefore, the reduction of the number of partial product can decrease the number of adder in multiplier, so the power dissipation can be decreased. The multiplier was given the results of simulation and test, and was compared with the multipliers which were designed with the existing coding algorithms, and the power dissipation was decreased by 3.5% and 8.4%.
Keywords :
adders; field programmable gate arrays; integrated circuit design; integrated circuit testing; low-power electronics; multiplying circuits; FPGA; adder; coding algorithms; low-power multiplier; power dissipation reduction; Adders; Algorithm design and analysis; Arrays; CMOS integrated circuits; Encoding; Field programmable gate arrays; Power dissipation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multimedia Technology (ICMT), 2010 International Conference on
Conference_Location :
Ningbo
Print_ISBN :
978-1-4244-7871-2
Type :
conf
DOI :
10.1109/ICMULT.2010.5630977
Filename :
5630977
Link To Document :
بازگشت