DocumentCode :
3003399
Title :
Impact of interconnection networks in a massively parallel FPGA architecture on a parallel reduction algorithm
Author :
Baklouti, Mouna ; Marquet, Philippe ; Abid, Mohamed ; Dekeyser, Jean Luc
Author_Institution :
LIFL, Univ. of Lille, Lille
fYear :
2008
fDate :
20-22 Dec. 2008
Firstpage :
209
Lastpage :
214
Abstract :
As the size, hardware complexity, and programming diversity of parallel systems continue to evolve, the range of alternatives for implementing a task on these systems grows. Choosing a parallel algorithm and implementation becomes an important decision, and the choice has a significant impact on the execution time of the application. This paper focuses on the implementation of a SIMD parallel reduction algorithm in a massively parallel architecture on FPGA. In fact, parallel reduction is a common and important data parallel primitive. The impact of the interconnection network topology on the number of data transfers required to perform the computations is studied. This paper introduces also two flexible and parametric communication networks, integrated in a SIMD SoC architecture, to manage both regular and irregular communications. The programmer can choose one or both networks when configuring his architecture in order to choose the most appropriate one for a given application. The performance of executing the reduction algorithm on the proposed architecture is finally evaluated. The goal of this work is to highlight some implementation decisions that influence the overall performance of a parallel algorithm. We conclude that the massively parallel interconnection network used has a great impact on the performance of a data parallel algorithm.
Keywords :
field programmable gate arrays; multiprocessor interconnection networks; network topology; parallel algorithms; parallel architectures; system-on-chip; SIMD parallel reduction; SoC architecture; data parallel algorithm; hardware complexity; interconnection network topology; interconnection networks; parallel FPGA architecture; parallel reduction algorithm; parallel systems; programming diversity; Communication networks; Computer architecture; Computer networks; Field programmable gate arrays; Hardware; Multiprocessor interconnection networks; Network topology; Parallel algorithms; Parallel architectures; Parallel programming;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Test Workshop, 2008. IDT 2008. 3rd International
Conference_Location :
Monastir
Print_ISBN :
978-1-4244-3479-4
Electronic_ISBN :
978-1-4244-3478-7
Type :
conf
DOI :
10.1109/IDT.2008.4802499
Filename :
4802499
Link To Document :
بازگشت