DocumentCode :
3005111
Title :
An application specific DSP chip set for 100 MHz data rates
Author :
Magar, Surendar ; Shen, Shannon ; Luikuo, Gerry ; Fleming, Mike ; Aguilar, Paul
Author_Institution :
Honeywell, Colorado Springs, CO, USA
fYear :
1988
fDate :
11-14 Apr 1988
Firstpage :
1989
Abstract :
A 1.2-μm CMOS chip set (processor and controller) has been designed for applications in high-performance fast Fourier transform (FFT)-based digital signal processing (DSP) systems. The processor chip performs about 500 million arithmetic operations per second and operates at an I/O rate of 5 billion bits per second. The controller chip provides total system control for FFT-based DSP systems. Algorithms such as FFT, spectrum analysis, digital filtering (via frequency domain) can be defined on the chip set by coding 5 to 10 instructions in the controller. Although a single chip set can process data rates at very high speeds (e.g. 1 K FFT in 16 μs), multiple stages can be cascaded very simply for extremely high performance (up to 100-MHz data rates)
Keywords :
CMOS integrated circuits; computerised signal processing; fast Fourier transforms; 1.2 micron; 100 MHz; 500 MFLOPS; FFT; application specific DSP chip set; controller; data rates; digital filtering; fast Fourier transform; frequency domain; spectrum analysis; system control; Algorithm design and analysis; Arithmetic; CMOS process; Control systems; Digital signal processing chips; Fast Fourier transforms; Filtering algorithms; Process control; Signal design; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, 1988. ICASSP-88., 1988 International Conference on
Conference_Location :
New York, NY
ISSN :
1520-6149
Type :
conf
DOI :
10.1109/ICASSP.1988.197015
Filename :
197015
Link To Document :
بازگشت