DocumentCode :
3006723
Title :
Power-efficient metastability error reduction in CMOS flash A/D converters
Author :
Portmann, Clemenz L. ; Meng, Teresa H Y
Author_Institution :
Center for Integrated Syst., Stanford Univ., CA, USA
fYear :
1995
fDate :
8-10 June 1995
Firstpage :
37
Lastpage :
38
Abstract :
This paper introduces a CMOS flash A/D architecture with an external pipelining scheme to reduce metastability errors with minimal power and area overhead. Unresolved comparator outputs due to metastability are held high to maintain one valid word line in the encode ROM. A Gray code is used in the ROM to pass errors as a single unsettled bit to the converter output. Errors can then be reduced with only n latches per pipeline stage instead of 2/sup n/, reducing area and power overhead with comparable error rates to internal pipelining schemes.
Keywords :
CMOS integrated circuits; Gray codes; analogue-digital conversion; comparators (circuits); errors; pipeline processing; CMOS flash A/D converters; Gray code; ROM; area overhead; comparator; external pipelining; latches; metastability error reduction; power efficiency; Circuits; Clocks; Error analysis; Frequency; Latches; Metastasis; Pipeline processing; Read only memory; Reflective binary codes; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 1995. Digest of Technical Papers., 1995 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
0-7800-2599-0
Type :
conf
DOI :
10.1109/VLSIC.1995.520677
Filename :
520677
Link To Document :
بازگشت